#### Semantics and Verification 2010

#### Lecture 10

#### Overview

- Timed Automata review
- Networks of Timed Automata
- Equivalence Checking Problems
- Region Graph and Reachability



# Intelligent Light Control

**Using Invariants** 



#### **Definition of TA: Clock Constraints**

Let  $C = \{x, y, ...\}$  be a finite set of clocks.

#### Set $\mathcal{B}(C)$ of clock constraints over C

 $\mathcal{B}(C)$  is defined by the following abstract syntax

$$g, g_1, g_2 ::= x \sim n \mid x - y \sim n \mid g_1 \wedge g_2$$

where  $x, y \in C$  are clocks,  $n \in \mathbb{N}$  and  $\sim \in \{\leq, <, =, >, \geq\}$ .

Example:  $x \le 3 \land y > 0 \land y - x = 2$ 

#### Clock Valuation

#### Clock valuation

Clock valuation v is a function  $v: C \to \mathbb{R}^{\geq 0}$ .

#### Clock Valuation

#### Clock valuation

Clock valuation v is a function  $v: C \to \mathbb{R}^{\geq 0}$ .

Let v be a clock valuation. Then

ullet v+d is a clock valuation for any  $d\in\mathbb{R}^{\geq 0}$  and it is defined by

$$(v+d)(x) = v(x) + d$$
 for all  $x \in C$ 

• v[r] is a clock valuation for any  $r \subseteq C$  and it is defined by

$$v[r](x) = \begin{cases} 0 & \text{if } x \in r \\ v(x) & \text{otherwise.} \end{cases}$$



#### **Evaluation of Clock Constraints**

#### Evaluation of clock constraints $(v \models g)$

```
v \models x < n iff v(x) < n

v \models x \le n iff v(x) \le n

v \models x = n iff v(x) = n

\vdots

v \models x - y < n iff v(x) - v(y) < n

v \models x - y \le n iff v(x) - v(y) \le n

\vdots

v \models g_1 \land g_2 iff v \models g_1 and v \models g_2
```

## Syntax of Timed Automata

#### Definition

A timed automaton over a set of clocks C and a set of labels N is a tuple

$$(L,\ell_0,E,I)$$

#### where

- L is a finite set of locations
- $\ell_0 \in L$  is the initial location
- $E \subseteq L \times \mathcal{B}(C) \times N \times 2^C \times L$  is the set of edges
- $I: L \to \mathcal{B}(C)$  assigns invariants to locations.

We usually write  $\ell \xrightarrow{g,a,r} \ell'$  whenever  $(\ell,g,a,r,\ell') \in E$ .



#### Semantics of Timed Automata

Let  $A = (L, \ell_0, E, I)$  be a timed automaton.

#### Timed transition system generated by A

$$T(A) = (Proc, Act, \{ \stackrel{a}{\longrightarrow} | a \in Act \})$$
 where

- $Proc = L \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $(\ell, v)$  where  $\ell$  is a location and v a valuation
- $Act = N \cup \mathbb{R}^{\geq 0}$
- is defined as follows:

$$(\ell, v) \stackrel{a}{\longrightarrow} (\ell', v')$$
 if there is  $(\ell \stackrel{g,a,r}{\longrightarrow} \ell') \in E$  s.t.  $v \models g$  and  $v' = v[r]$ 

$$(\ell, v) \stackrel{d}{\longrightarrow} (\ell, v + d)$$
 for all  $d \in \mathbb{R}^{\geq 0}$  s.t.  $v \models I(\ell)$  and  $v + d \models I(\ell)$ 

# Intelligent Light Control

**Using Invariants** 



# Transitions: (Off, x=0) delay 4.32 $\Rightarrow$ (Off, x=4.32) press? $\Rightarrow$ (Light, x=0) delay 4.51 $\Rightarrow$ (Light, x=4.51) press? $\Rightarrow$ (Light, x=0) $\Rightarrow$ (Light, x=0) $\Rightarrow$ (Off, x=0)



#### Networks of Timed Automata

#### Timed Automata in Parallel



#### Intuition in CCS

$$(a.Nil \mid \overline{a}.Nil) \setminus \{a\}$$

#### Networks of Timed Automata

#### Timed Automata in Parallel



#### Intuition in CCS

 $(a.Nil \mid \overline{a}.Nil) \setminus \{a\}$ 

Let C be a set of clocks and Chan a set of channels.

We let  $Act = N \cup \mathbb{R}^{\geq 0}$  where

• 
$$N = \{c! \mid c \in Chan\} \cup \{c? \mid c \in Chan\} \cup \{\tau\}.$$

Let  $A_i = (L_i, \ell_0^i, E_i, I_i)$  be timed automata for  $1 \le i \le n$ .

#### Networks of Timed Automata

We call  $A = A_1 | A_2 | \cdots | A_n$  a networks of timed automata.

# Example: Hammer, Worker, Nail



# Example: Hammer, Worker, Nail





# Example: Hammer, Worker, Nail







# Timed Transition System Generated by $A = A_1 | \cdots | A_n |$

$$T(A) = (Proc, Act, \{ \stackrel{a}{\longrightarrow} | a \in Act \})$$
 where

- $Proc = (L_1 \times L_2 \times \cdots \times L_n) \times (C \to \mathbb{R}^{\geq 0})$ , i.e. states are of the form  $((\ell_1, \ell_2, \dots, \ell_n), v)$  where  $\ell_i$  is a location in  $A_i$
- $Act = \{\tau\} \cup \mathbb{R}^{\geq 0}$
- is defined as follows:

$$\frac{((\ell_1, \dots, \ell_i, \dots, \ell_n), v) \xrightarrow{\tau} ((\ell_1, \dots, \ell'_i, \dots, \ell_n), v')}{(\ell_i \xrightarrow{g, \tau, r} \ell'_i) \in E_i \text{ s.t. } v \models g \text{ and } v' = v[r] \text{ and } v' \models I_i(\ell'_i) \land \bigwedge_{k \neq i} I_k(\ell_k) }$$

$$\frac{((\ell_1,\ldots,\ell_n),v)\stackrel{d}{\longrightarrow}((\ell_1,\ldots,\ell_n),v+d)}{(\ell_1,\ldots,\ell_n),v+d} \text{ for all } d\in\mathbb{R}^{\geq 0} \text{ s.t.}$$

$$v\models\bigwedge_k I_k(\ell_k) \text{ and } v+d\models\bigwedge_k I_k(\ell_k)$$

Lecture 10

#### Continuation

$$((\ell_1, \dots, \ell_i, \dots, \ell_j, \dots, \ell_n), v) \xrightarrow{\tau} ((\ell_1, \dots, \ell'_i, \dots, \ell'_j, \dots, \ell_n), v')$$
if  $i \neq j$  and there are  $(\ell_i \xrightarrow{g_i, a!, r_i} \ell'_i) \in E_i$  and  $(\ell_j \xrightarrow{g_j, a?, r_j} \ell'_j) \in E_j$  s.t.
$$v \models g_i \land g_j \text{ and } v' = v[r_i \cup r_j] \text{ and } v' \models I_i(\ell'_i) \land I_j(\ell'_j) \land \bigwedge_{k \neq i} I_k(\ell_k)$$

# **Networks** Light Controller & User



## Timed Bisimilarity

Let  $A_1$  and  $A_2$  be timed automata.

#### Timed Bisimilarity

We say that  $A_1$  and  $A_2$  are timed bisimilar iff the transition systems  $T(A_1)$  and  $T(A_2)$  generated by  $A_1$  and  $A_2$  are strongly bisimilar.

Remark: both

• 
$$\xrightarrow{a}$$
 for  $a \in Act$  and

$$ullet$$
 for  $d \in \mathbb{R}^{\geq 0}$ 

are considered as normal (visible) transitions.

# **Example of Timed Bisimilar Automata**





# Example of Timed Non-Bisimilar Automata





# **Untimed Bisimilarity**

Let  $A_1$  and  $A_2$  be timed automata. Let  $\epsilon$  be a new (fresh) action.

#### **Untimed Bisimilarity**

We say that  $A_1$  and  $A_2$  are untimed bisimilar iff the transition systems  $T(A_1)$  and  $T(A_2)$  generated by  $A_1$  and  $A_2$  where every transition of the form  $\stackrel{d}{\longrightarrow}$  for  $d \in \mathbb{R}^{\geq 0}$  is replaced with  $\stackrel{\epsilon}{\longrightarrow}$  are strongly bisimilar.

#### Remark:

- $\stackrel{a}{\longrightarrow}$  for  $a \in N$  is treated as a visible transition, while
- ullet for  $d \in \mathbb{R}^{\geq 0}$  are all labelled by a single visible action  $\stackrel{\epsilon}{\longrightarrow}$ .

# **Untimed Bisimilarity**

Let  $A_1$  and  $A_2$  be timed automata. Let  $\epsilon$  be a new (fresh) action.

#### **Untimed Bisimilarity**

We say that  $A_1$  and  $A_2$  are untimed bisimilar iff the transition systems  $T(A_1)$  and  $T(A_2)$  generated by  $A_1$  and  $A_2$  where every transition of the form  $\stackrel{d}{\longrightarrow}$  for  $d \in \mathbb{R}^{\geq 0}$  is replaced with  $\stackrel{\epsilon}{\longrightarrow}$  are strongly bisimilar.

#### Remark:

- $\stackrel{a}{\longrightarrow}$  for  $a \in N$  is treated as a visible transition, while
- ullet for  $d \in \mathbb{R}^{\geq 0}$  are all labelled by a single visible action  $\stackrel{\epsilon}{\longrightarrow}$ .

#### Corollary

Any two timed bisimilar automata are also untimed bisimilar.

#### Timed Non-Bisimilar but Untimed Bisimilar Automata





Timed Bisimilarity Untimed Bisimilarity Weak Timed Bisimulation Timed and Untimed Language Equivalence

# Decidability of Timed and Untimed Bisimilarity

#### Theorem [Cerans'92]

Timed bisimilarity for timed automata is decidable in EXPTIME (deterministic exponential time).

## Decidability of Timed and Untimed Bisimilarity

#### Theorem [Cerans'92]

Timed bisimilarity for timed automata is decidable in EXPTIME (deterministic exponential time).

#### Theorem [Larsen, Wang'93]

Untimed bisimilarity for timed automata is decidable in EXPTIME (deterministic exponential time).

#### Weak Timed Bisimulation

#### Weak Transition Relation

We introduce the following derived transition relations:

• 
$$s \stackrel{a}{\Longrightarrow} s'$$
 iff  $s \stackrel{\tau}{\longrightarrow}^* \stackrel{a}{\longrightarrow} \stackrel{\tau}{\longrightarrow}^* s'$  when a is a discrete action.

• 
$$s \stackrel{d}{\Longrightarrow} s'$$
 iff  $s \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \stackrel{d_1}{\longrightarrow} \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \cdots \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} \stackrel{d_n}{\longrightarrow} \stackrel{\tau}{\longrightarrow} \stackrel{*}{\longrightarrow} s'$  with  $d = d_1 + d_2 + \cdots + d_n$ .

#### Weak Timed Bisimilarity

Let  $A_1$  and  $A_2$  be two timed automata. We say that  $A_1$  and  $A_2$  are weakly timed bisimilar iff the transition systems  $T(A_1)$  and  $T(A_2)$  generated by  $A_1$  and  $A_2$  using weak transitions  $\stackrel{a}{\Longrightarrow}$  and  $\stackrel{d}{\Longrightarrow}$  are strongly bisimilar.

# Weakly Timed Bisimilar Automata





#### Timed Traces

Let  $A = (L, \ell_0, E, I)$  be a timed automaton over a set of clocks C and a set of labels N.

#### Timed Traces

A sequence  $(t_1, a_1)(t_2, a_2)(t_3, a_3)...$  where  $t_i \in \mathbb{R}^{\geq 0}$  and  $a_i \in N$  is called a timed trace of A iff there is a transition sequence

$$\left(\ell_0, v_0\right) \stackrel{d_1}{\longrightarrow} . \stackrel{a_1}{\longrightarrow} . \stackrel{d_2}{\longrightarrow} . \stackrel{a_2}{\longrightarrow} . \stackrel{d_3}{\longrightarrow} . \stackrel{a_3}{\longrightarrow} \dots$$

in A such that  $v_0(x) = 0$  for all  $x \in C$  and

$$t_i = t_{i-1} + d_i$$
 where  $t_0 = 0$ .

Intuition:  $t_i$  is the absolute time (time-stamp) when  $a_i$  happened since the start of the automaton A.

## Timed and Untimed Language Equivalence

The set of all timed traces of an automaton A is denoted by L(A) and called the timed language of A.

#### Theorem [Alur, Courcoubetis, Dill, Henzinger'94]

Timed language equivalence (the problem whether  $L(A_1) = L(A_2)$  for given timed automata  $A_1$  and  $A_2$ ) is undecidable.

We say that  $a_1a_2a_3...$  is an untimed trace of A iff there exist  $t_1, t_2, t_3,... \in \mathbb{R}^{\geq 0}$  such that  $(t_1, a_1)(t_2, a_2)(t_3, a_3)...$  is a timed trace of A.

#### Theorem [Alur, Dill'94]

Untimed language equivalence for timed automata is decidable.



#### Automatic Verification of Timed Automata

#### Fact

Even very simple timed automata generate timed transition systems with infinitely (even uncountably) many reachable states.

#### Automatic Verification of Timed Automata

#### Fact

Even very simple timed automata generate timed transition systems with infinitely (even uncountably) many reachable states.

#### Question

Is any automatic verification approach (like bisimilarity checking, model checking or reachability analysis) possible at all?

#### Automatic Verification of Timed Automata

#### Fact

Even very simple timed automata generate timed transition systems with infinitely (even uncountably) many reachable states.

#### Question

Is any automatic verification approach (like bisimilarity checking, model checking or reachability analysis) possible at all?

#### **Answer**

Yes, using region graph techniques.

Key idea: infinitely many clock valuations can be categorized into finitely many equivalence classes.

#### Intuition

Let  $v, v': C \to \mathbb{R}^{\geq 0}$  be clock valuations.

Let  $\sim$  denote untimed bisimilarity of timed transition systems.

#### Our Aim

Define an equivalence relation ≡ over clock valuations such that

- $v \equiv v'$  implies  $(\ell, v) \sim (\ell, v')$  for any location  $\ell$

# **Decidability?**



OBSTACLE:
Uncountably infinite
state space

# **Stable Quotient**

# Partitioning





# **Stable Quotient**

# Partitioning

























#### **Preliminaries**

Let  $d \in \mathbb{R}^{\geq 0}$ . Then

- let  $\lfloor d \rfloor$  be the integer part of d, and
- let frac(d) be the fractional part of d.

Any  $d \in \mathbb{R}^{\geq 0}$  can be now written as  $d = \lfloor d \rfloor + frac(d)$ .

Example:  $\lfloor 2.345 \rfloor = 2$  and frac(2.345) = 0.345.

#### **Preliminaries**

Let  $d \in \mathbb{R}^{\geq 0}$ . Then

- let  $\lfloor d \rfloor$  be the integer part of d, and
- let frac(d) be the fractional part of d.

Any  $d \in \mathbb{R}^{\geq 0}$  can be now written as  $d = \lfloor d \rfloor + frac(d)$ .

Example:  $\lfloor 2.345 \rfloor = 2$  and frac(2.345) = 0.345.

Let A be a timed automaton and  $x \in C$  be a clock. We define

$$c_{\mathsf{x}} \in \mathbb{N}$$

as the largest constant with which the clock x is ever compared either in the guards or in the invariants present in A.

## Clock (Region) Equivalence

#### Equivalence Relation on Clock Valuations

Clock valuations v and v' are equivalent  $(v \equiv v')$  iff

• for all  $x \in C$  such that  $v(x) \le c_x$  or  $v'(x) \le c_x$  we have

$$\lfloor v(x) \rfloor = \lfloor v'(x) \rfloor$$

② for all  $x \in C$  such that  $v(x) \le c_x$  we have

$$frac(v(x)) = 0$$
 iff  $frac(v'(x)) = 0$ 

**3** for all  $x, y \in C$  such that  $v(x) \le c_x$  and  $v(y) \le c_y$  we have

$$frac(v(x)) \le frac(v(y))$$
 iff  $frac(v'(x)) \le frac(v'(y))$ 

# Regions

# Finite Partitioning of State Space



For each clock x let  $c_x$  be the largest integer with which x is compared in any guard or invariant of A. u and u' are region equivalent,  $u \cong u'$  iff the following holds:

- 1. For all  $x \in C$ , either  $\lfloor u(x) \rfloor = \lfloor u'(x) \rfloor$  or  $u(x), u'(x) > c_x$ ;
- 2. For all  $x,y \in C$  with  $u(x) \leq c_x$  and  $u(y) \leq c_y$ ,  $fr(u(x)) \leq fr(u(y))$  iff  $fr(u'(x)) \leq fr(u'(y))$ ;
- 3. For all  $x \in C$  with  $u(x) \le c_x$ , fr(u(x)) = 0 iff fr(u'(x)) = 0.

An equivalence class (i.e. a *region*) in fact there is only a *finite* number of regions!!

### Regions

Let v be a clock valuation. The  $\equiv$ -equivalence class represented by v is denoted by v and defined by v = v.

#### Definition of a Region

An  $\equiv$ -equivalence class [v] represented by some clock valuation v is called a region.

### Regions

Let v be a clock valuation. The  $\equiv$ -equivalence class represented by v is denoted by v and defined by v = v.

#### Definition of a Region

An  $\equiv$ -equivalence class [v] represented by some clock valuation v is called a region.

#### Theorem

For every location  $\ell$  and any two valuations v and v' from the same region ( $v \equiv v'$ ) it holds that

$$(\ell, v) \sim (\ell, v')$$

where  $\sim$  stands for untimed bisimilarity.

## Symbolic States and Region Graph

$$\mathsf{state}\;(\ell,v)\quad\rightsquigarrow\quad\mathsf{symbolic}\;\mathsf{state}\;(\ell,[v])$$

Note:  $v \equiv v'$  implies that  $(\ell, [v]) = (\ell, [v'])$ .

#### Region Graph

Region graph of a timed automaton A is an unlabelled (and untimed) transition system where

- states are symbolic states
- $\Longrightarrow$  between symbolic states is defined as follows:

$$(\ell, [v]) \Longrightarrow (\ell', [v'])$$
 iff  $(\ell, v) \stackrel{a}{\longrightarrow} (\ell', v')$  for some label  $a$   
 $(\ell, [v]) \Longrightarrow (\ell, [v'])$  iff  $(\ell, v) \stackrel{d}{\longrightarrow} (\ell, v')$  for some  $d \in \mathbb{R}^{\geq 0}$ 

## Symbolic States and Region Graph

state 
$$(\ell, v) \longrightarrow \text{symbolic state } (\ell, [v])$$

Note:  $v \equiv v'$  implies that  $(\ell, [v]) = (\ell, [v'])$ .

#### Region Graph

Region graph of a timed automaton A is an unlabelled (and untimed) transition system where

- states are symbolic states
- between symbolic states is defined as follows:

$$(\ell, [v]) \Longrightarrow (\ell', [v'])$$
 iff  $(\ell, v) \stackrel{a}{\longrightarrow} (\ell', v')$  for some label  $a$   
 $(\ell, [v]) \Longrightarrow (\ell, [v'])$  iff  $(\ell, v) \stackrel{d}{\longrightarrow} (\ell, v')$  for some  $d \in \mathbb{R}^{\geq 0}$ 

#### **Fact**

A region graph of any timed automaton is finite.

# Regions Successor Operation (wrt delay)



# Regions Reset Operation



# An Example Region Graph





## Application of Region Graphs to Reachability

We write  $(\ell, v) \longrightarrow (\ell', v')$  whenever

- $(\ell, v) \xrightarrow{a} (\ell', v')$  for some label a, or
- $(\ell, v) \xrightarrow{d} (\ell, v')$  for some  $d \in \mathbb{R}^{\geq 0}$ .

#### Reachability Problem for Timed Automata

**Instance (input):** Automaton  $A = (L, \ell_0, E, I)$  and a state  $(\ell, \nu)$ .

**Question:** Is it true that  $(\ell_0, v_0) \longrightarrow^* (\ell, v)$ ?

(where  $v_0(x) = 0$  for all  $x \in C$ )

## Application of Region Graphs to Reachability

We write  $(\ell, \nu) \longrightarrow (\ell', \nu')$  whenever

- $(\ell, v) \stackrel{a}{\longrightarrow} (\ell', v')$  for some label a, or
- $(\ell, v) \xrightarrow{d} (\ell, v')$  for some  $d \in \mathbb{R}^{\geq 0}$ .

#### Reachability Problem for Timed Automata

**Instance (input):** Automaton  $A = (L, \ell_0, E, I)$  and a state  $(\ell, v)$ .

**Question:** Is it true that  $(\ell_0, \nu_0) \longrightarrow^* (\ell, \nu)$ ?

(where  $v_0(x) = 0$  for all  $x \in C$ )

#### Reduction of Reachability from Timed Automata to Region Graphs

Reachability for timed automata is decidable because

$$(I_0, v_0) \longrightarrow^* (I, v)$$
 in the timed automaton if and only if  $(I_0, [v_0]) \Longrightarrow^* (I, [v])$  in its (finite) region graph.

## Applicability of Region Graphs

#### Proc

Region graphs provide a natural abstraction which enables to prove decidability of e.g.

- reachability
- timed and untimed bisimilarity
- untimed language equivalence and language emptiness.

## Applicability of Region Graphs

#### Proc

Region graphs provide a natural abstraction which enables to prove decidability of e.g.

- reachability
- timed and untimed bisimilarity
- untimed language equivalence and language emptiness.

#### Cons

Region graphs have too large state spaces. State explosion is exponential in

- the number of clocks
- the maximal constants appearing in the guards.

# Modified light switch



